Figure 4-4 gives a summary of the formats of CR3 and the paging-structure entries with 32-bit paging. For the paging structure entries, it identifies separately the format of entries that map pages, those that reference other paging structures, and those that do neither because they are "not present"; bit 0 (P) and bit 7 (PS) are highlighted because they determine how such an entry is used.

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                         |                                          |             |         | - |          | -                      |                        |                       |                    |             |             |     |                     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------------------------------------------|-------------|---------|---|----------|------------------------|------------------------|-----------------------|--------------------|-------------|-------------|-----|---------------------|
| 31 30 29 28 27 26 25 24 23 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2120191817              | 16151413                                 | 12          | 11109   | 8 | 7        | 6                      | 5                      | 4                     | 3                  | 2           | 1           | 0   |                     |
| Address of page directory <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                         |                                          | lgnored     |         |   |          |                        | P<br>C<br>D            | P<br>W<br>T           | P<br>W Ignore<br>T |             |             | CR3 |                     |
| Bits 31:22 of address<br>of 2MB page frame                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Reserved<br>(must be 0) | Bits 39:32<br>of<br>address <sup>2</sup> | P<br>A<br>T | lgnored | G | 1        | D                      | A                      | P<br>C<br>D           | P<br>W<br>T        | U<br>/<br>S | R<br>/<br>W | 1   | PDE:<br>4MB<br>page |
| Address of page table Ignored <b>Q</b>   I   P P U R<br>D T S W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                         |                                          |             |         |   |          | 1                      | 1                      | PDE:<br>page<br>table |                    |             |             |     |                     |
| Ignored                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                         |                                          |             |         |   |          | <u>0</u>               | PDE:<br>not<br>present |                       |                    |             |             |     |                     |
| Address of 4KB page frameIgnored $G$ $P$ $P$ $V$ $R$ $D$ $T$ $D$ $T$ $V$ <td< td=""><td>1</td><td>PTE:<br/>4KB<br/>page</td></td<> |                         |                                          |             |         |   |          | 1                      | PTE:<br>4KB<br>page    |                       |                    |             |             |     |                     |
| Ignored                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                         |                                          |             |         |   | <u>0</u> | PTE:<br>not<br>present |                        |                       |                    |             |             |     |                     |

Figure 4-4. Formats of CR3 and Paging-Structure Entries with 32-Bit Paging

### NOTES:

- 1. CR3 has 64 bits on processors supporting the Intel-64 architecture. These bits are ignored with 32-bit paging.
- 2. This example illustrates a processor in which MAXPHYADDR is 36. If this value is larger or smaller, the number of bits reserved in positions 20:13 of a PDE mapping a 4-MByte will change.

## PAGING

| Bit<br>Position(s) | Contents                                                                                                                                              |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2:0                | Ignored                                                                                                                                               |
| 3 (PWT)            | Page-level write-through; indirectly determines the memory type used to access the page directory during linear-address translation (see Section 4.9) |
| 4 (PCD)            | Page-level cache disable; indirectly determines the memory type used to access the page directory during linear-address translation (see Section 4.9) |
| 11:5               | Ignored                                                                                                                                               |
| 31:12              | Physical address of the 4-KByte aligned page directory used for linear-address translation                                                            |
| 63:32              | Ignored (these bits exist only on processors supporting the Intel-64 architecture)                                                                    |

# Table 4-3. Use of CR3 with 32-Bit Paging

## Table 4-4. Format of a 32-Bit Page-Directory Entry that Maps a 4-MByte Page

| Bit<br>Position(s) | Contents                                                                                                                                   |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 0 (P)              | Present; must be 1 to map a 4-MByte page                                                                                                   |
| 1 (R/W)            | Read/write; if 0, writes may not be allowed to the 4-MByte page referenced by this entry (depends on CPL and CR0.WP; see Section 4.6)      |
| 2 (U/S)            | User/supervisor; if 0, accesses with CPL=3 are not allowed to the 4-MByte page referenced by this entry (see Section 4.6)                  |
| 3 (PWT)            | Page-level write-through; indirectly determines the memory type used to access the 4-MByte page referenced by this entry (see Section 4.9) |
| 4 (PCD)            | Page-level cache disable; indirectly determines the memory type used to access the 4-MByte page referenced by this entry (see Section 4.9) |
| 5 (A)              | Accessed; indicates whether software has accessed the 4-MByte page referenced by this entry (see Section 4.8)                              |
| 6 (D)              | Dirty; indicates whether software has written to the 4-MByte page referenced by this entry (see Section 4.8)                               |
| 7 (PS)             | Page size; must be 1 (otherwise, this entry references a page table; see Table 4-5)                                                        |

| Bit<br>Position(s) | Contents                                                                                                                                                                                  |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8 (G)              | Global; if CR4.PGE = 1, determines whether the translation is global (see Section 4.10); ignored otherwise                                                                                |
| 11:9               | Ignored                                                                                                                                                                                   |
| 12 (PAT)           | If the PAT is supported, indirectly determines the memory type used to access the 4-MByte page referenced by this entry (see Section 4.9.2); otherwise, reserved (must be 0) <sup>1</sup> |
| (M-20):13          | Bits (M-1):32 of physical address of the 4-MByte page referenced by this entry <sup>2</sup>                                                                                               |
| 21:(M-19)          | Reserved (must be 0)                                                                                                                                                                      |
| 31:22              | Bits 31:22 of physical address of the 4-MByte page referenced by this entry                                                                                                               |

### Table 4-4. Format of a 32-Bit Page-Directory Entry that Maps a 4-MByte Page

#### NOTES:

1. See Section 4.1.4 for how to determine whether the PAT is supported.

2. If the PSE-36 mechanism is not supported, M is 32, and this row does not apply. If the PSE-36 mechanism is supported, M is the minimum of 40 and MAXPHYADDR (this row does not apply if MAXPHYADDR = 32). See Section 4.1.4 for how to determine MAXPHYADDR and whether the PSE-36 mechanism is supported.

## Table 4-5. Format of a 32-Bit Page-Directory Entry that References a Page Table

| Bit<br>Position(s) | Contents                                                                                                                                 |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| 0 (P)              | Present; must be 1 to reference a page table                                                                                             |
| 1 (R/W)            | Read/write; if 0, writes may not be allowed to the 4-MByte region controlled by this entry (depends on CPL and CR0.WP; see Section 4.6)  |
| 2 (U/S)            | User/supervisor; if 0, accesses with CPL=3 are not allowed to the 4-MByte region controlled by this entry (see Section 4.6)              |
| 3 (PWT)            | Page-level write-through; indirectly determines the memory type used to access the page table referenced by this entry (see Section 4.9) |
| 4 (PCD)            | Page-level cache disable; indirectly determines the memory type used to access the page table referenced by this entry (see Section 4.9) |
| 5 (A)              | Accessed; indicates whether this entry has been used for linear-address translation (see Section 4.8)                                    |

## PAGING

| Bit<br>Position(s) | Contents                                                                                                    |
|--------------------|-------------------------------------------------------------------------------------------------------------|
| 6                  | Ignored                                                                                                     |
| 7 (PS)             | If CR4.PSE = 1, must be 0 (otherwise, this entry maps a 4-MByte page; see<br>Table 4-4); otherwise, ignored |
| 11:8               | Ignored                                                                                                     |
| 31:12              | Physical address of 4-KByte aligned page table referenced by this entry                                     |

# Table 4-5. Format of a 32-Bit Page-Directory Entry that References a Page Table

# Table 4-6. Format of a 32-Bit Page-Table Entry that Maps a 4-KByte Page

| Bit<br>Position(s) | Contents                                                                                                                                                                                  |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0 (P)              | Present; must be 1 to map a 4-KByte page                                                                                                                                                  |
| 1 (R/W)            | Read/write; if 0, writes may not be allowed to the 4-KByte page referenced by this entry (depends on CPL and CR0.WP; see Section 4.6)                                                     |
| 2 (U/S)            | User/supervisor; if 0, accesses with CPL=3 are not allowed to the 4-KByte page referenced by this entry (see Section 4.6)                                                                 |
| 3 (PWT)            | Page-level write-through; indirectly determines the memory type used to access the 4-KByte page referenced by this entry (see Section 4.9)                                                |
| 4 (PCD)            | Page-level cache disable; indirectly determines the memory type used to access the 4-KByte page referenced by this entry (see Section 4.9)                                                |
| 5 (A)              | Accessed; indicates whether software has accessed the 4-KByte page referenced by this entry (see Section 4.8)                                                                             |
| 6 (D)              | Dirty; indicates whether software has written to the 4-KByte page referenced by this entry (see Section 4.8)                                                                              |
| 7 (PAT)            | If the PAT is supported, indirectly determines the memory type used to access the 4-KByte page referenced by this entry (see Section 4.9.2); otherwise, reserved (must be 0) <sup>1</sup> |
| 8 (G)              | Global; if CR4.PGE = 1, determines whether the translation is global (see Section 4.10); ignored otherwise                                                                                |
| 11:9               | Ignored                                                                                                                                                                                   |
| 31:12              | Physical address of the 4-KByte page referenced by this entry                                                                                                                             |